



Open access Journal International Journal of Emerging Trends in Science and Technology

# Performance of Micro Controller Based Seven Level Diode Clamped Multilevel Inverter for Three Phase Induction Motor

Authors

Mr. Arjun. R. Masal<sup>1</sup>, Dr. Anwar M. Mulla<sup>2</sup>, Mr. Anantrao.V.Patil<sup>3</sup>

<sup>1</sup>Department of Electrical Engineering, Annasaheb Dange College of Engineering and Technology, Ashta,

Sangli, India

Email: arjunmasal.445@gmail.com

<sup>2</sup>Department of Electrical Engineering, Annasaheb Dange College of Engineering and Technology, Ashta,

Sangli, India

Email: ammaitp@rediffmail.com

<sup>3</sup>Department of Electrical Engineering, Annasaheb Dange College of Engineering and Technology, Ashta,

Sangli, India

Email: anantpatil17@gmail.com

#### Abstract

This paper presents a micro controller based control of multilevel inverter for three phase Induction motor. Pulse Width Modulation (PWM) techniques; introduced three decades ago, are the most used methods to control the voltage and frequency supplied to electrical AC machines. Multilevel inverter has gained attention in recent years due to its high power capability associated with lower output harmonics. Several multilevel topologies have been reported in the literature and this paper focuses on Diode Clamped multilevel inverter built to implement the proposed conduction table with seven voltage levels. Gating signals an regenerated using P IC microcontroller. The performance of the inverter has been analyzed and compared with the result obtained from theory. A scheme based on 7-level PWM inverter, which control a high performance 8-bit standard microcontroller with gate driver circuit and additional hardware is used, which allows a flexible and economical solution. The output voltage can be varied in a large range and with a good resolution. Experimental data obtained from an induction motor drive will be presented and to check staircase sinusoidal waveform of line voltage on CRO.

Keywords: Diode clamped multilevel inverter; Multicarrier SPWM technique; Microcontroller,

#### Introduction

Multilevel voltage source inverter is recognized as an important alternative to the normal two levels voltage source inverter particularly in high voltage multilevel technique, application. Using the amplitude of the voltage is increased, stress in the switching devices is reduced and the overall harmonics profile is improved. Among the familiar topologies, the most popular one is cascaded multilevel inverter. It exhibits several attractive features such as simple circuit layout, less components counts, modular in organization and avoids. However as the number of output level increases, the circuit becomes bulky due to the increase in the number of power devices. In this project, it is proposed to employ a new technique to

obtain a multilevel output using less number of power switches when compared to ordinary diode clamped multilevel inverter. The induction motor accepted in variable speed drives due to its distinguished advantages of easy construction as well as low cost machine. This asynchronous machine uses some internal parts that need maintenance or replacement. The control voltage applied to the asynchronous machine can transform the expression of electromagnetic torque of the asynchronous machine to practically the torque of the D.C. machine. In this work, the decoupling Vds and Vqs are used to control the flux particularly in the course of the component Ids and Iqs, which sharply to the suggestions of decoupling of the dependent excited D.C motor. The control of induction motor can transform the expression of

## IJETST- Vol.||02||Issue||07||Pages 2967-2973||July||ISSN 2348-9480

2015

electromagnetic torque of to nearly the torque of the DC machine. Moreover, with multilevel inverter SPWM and application of rotor flux, the voltage applied to the Induction Motor (IM) solicits amodulator stage. This stage adds to the signal processing time and consequently limits the reactions of the control system, and hence the torque speed response time. Also a hard ware and implementation of multilevel convertor with microcontroller control methodology for three phase induction motor system and its implementation in term of programming and code in real time operating system<sup>[5]</sup>.

#### **PWM Method**



Figure.1 How to works PWM

The multilevel PWM inverters include an array of power semiconductors and capacitor voltage sources, output of which generate voltages in stepped waveform. The commutation of the switches allows the addition of the capacitor voltages which reaches the high voltage level at the output, while the power semiconductors withstand only with reduced voltage. A seven-level PWM inverter generates an output voltage with seven values (levels) with respect to the negative terminal of the capacitor. By considering that 'n' is the number of steps of the phase voltage with respect to the negative terminal of the inverter, then the number of steps in the voltage between two phases of the load 'K' is defined by:

### $K = 2m + 1 \dots (1)$

The number of steps P in the phase voltage of a single phase load in wyes connection is given by:

#### $P = 2k + 1 \dots (2)$

The term multilevel starts with the three-level inverter. By increasing the number of levels in the inverter, the output voltages have more steps generating a staircase waveforms, it results to reduction in harmonic distortion. However, a high number of levels results in increasing the complexity and also introduce voltage imbalance problems <sup>[1]</sup>.

Three different topologies have been proposed for multilevel inverters as diode-clamped (neutral clamped), capacitor-Clamped (flying capacitors) and cascaded multi cell with separate dc sources. In addition, several modulation and control strategies have been developed or adopted for multilevel inverters including the following: multile vel sinusoidal pulse width modulation (SPWM), multilevel selective harmonic elimination. The most attractive features of diode clamped multilevel inverters are as follows:

- It can generate output voltage with extremely low distortion.
- It draws input current with very low distortion.
- It generates smaller common-mode (CM) voltage, thus reducing the stress in the motor bearings. In addition, by using sophisticated modulation methods, CM voltages can be eliminated <sup>[8]</sup>.
- They can operate with a lower switching frequency.

### Seven Level DCMI

The early forms of DC to AC conversion are derived from the basic buck converter, where a power semiconductor is used to switch a DC signal into a square wave (Square Wave Inverter). With the introduction of power storage components, such as inductors and capacitors, this square wave will resemble a rough sinusoidal wave. The desired sinusoidal output can be further refined with the use of logic control on the semiconductors. It enables the positive and negative peaks of the square wave to be delayed (Phase Shifted Square Wave inverters), by creating a zero level. All these adjustment were made in the aid of producing a perfect sinusoidal output or in other words to

## IJETST- Vol.||02||Issue||07||Pages 2967-2973||July||ISSN 2348-9480

decrease the Total Harmonic Distortion (THD). The multilevel inverter with SPWM further refines the conversion of the DC input to an AC output. This advancement in inverter was not possible until recent semiconductor technology advancements. In this particular project, the semiconductors must have a high power rating combined with a high switching frequency. Multilevel inverters use high-speed semiconductor switches to switch the DC signal at varied time intervals, this will create varied pulse widths, hence the name Sinusoidal Pulse Width Modulator<sup>[6]</sup>.

An *m*-level diode-clamped multilevel inverter typically consists of m - 1 capacitor on the dc bus and produces *m* levels of the phase voltage <sup>[18]</sup>. A three-phase seven-level structure of a DCMLI is shown in Figure.2 each of the three phases of the inverter shares a common dc bus, which has been subdivided by four capacitors into five levels. The voltage across each capacitor is *Vdc*, and the voltage stress across each switching device is limited to *Vdc*through the clamping diodes. Seven voltage levels can be obtained using six voltage sources and 36 diode and MOSFET switches.

### Table.1 Number of components for 3ΦDCMLI

| SR NO | Main     | Main   | Clamping    | DC Bus     | Total                   |
|-------|----------|--------|-------------|------------|-------------------------|
|       | Switches | Diodes | Diodes      | Capacitors | Numbers                 |
| 1     | 6(N-1)   | 6(N-1) | 3(N-1)(N-2) | 3(N-1)     | 3(N <sup>2</sup> +2N-3) |



**Figure.2** Three phase seven levels DCMI schematic To produce a staircase-output voltage, consider three leg of the three-level inverter, as shown in Figure.2.

The steps to synthesize the seven-level voltages are as follows.

- For an output voltage level V<sub>ao</sub>=V<sub>dc</sub>, turn on all upper-half switches S<sub>1</sub>.S<sub>2</sub>.S<sub>3</sub>.S<sub>4</sub>.S<sub>5</sub>.S<sub>6</sub> and turn off all lower-half switches S<sub>1</sub>'.S<sub>2</sub>'.S<sub>3</sub>'.S<sub>4</sub>'. S<sub>5</sub>'S<sub>6</sub>'.
- For an output voltage level V<sub>ao</sub>=4V<sub>dc</sub>/6, turn on upper-half switches S<sub>2</sub>.S<sub>3</sub>.S<sub>4</sub>.S<sub>5</sub>.S<sub>6</sub> and one lower switches S<sub>1</sub>'.
- For an output voltage level  $V_{ao}=5V_{dc}/6$ , turn on upper-half switches  $S_3.S_4.S_5.S_6$  and lowerhalf switches  $S_1'.S_2'$ .
- For an output voltage level  $V_{ao}=V_{dc}/2$ , turn on upper-half switches  $S_4.S_5.S_6$  and lowerhalf switches  $S_1'.S_2'.S_3'$ .
- For an output voltage level  $V_{ao}=V_{dc}/3$ , turn on upper-half switches  $S_5 S_6$  and lower-half switches  $S_1' S_2' S_3' S_4'$ .
- For an output voltage level  $V_{ao}=V_{dc}/6$ , turn on upper-half switch  $S_6$  and lower-half switches  $S_1$ '. $S_2$ '.  $S_3$ '.  $S_4$ '.  $S_5$ '.
- For an output voltage level V<sub>ao</sub>=0, turn off all upper-half switches S<sub>1</sub>.S<sub>2</sub>.S<sub>3</sub>.S<sub>4</sub>.S<sub>5</sub>.S<sub>6</sub> and turn on all lower-half switches S<sub>1</sub><sup>'</sup>.S<sub>2</sub><sup>'</sup>.S<sub>3</sub><sup>'</sup>.S<sub>4</sub><sup>'</sup>. S<sub>5</sub><sup>'</sup>.S<sub>6</sub><sup>'</sup>.

| Table.2 Switching states | for seven levels DCMI |
|--------------------------|-----------------------|
|--------------------------|-----------------------|

| Output<br>Va0                       | S <sub>1</sub> | <b>S</b> <sub>2</sub> | S3 | S <sub>4</sub> | S <sub>5</sub> | S <sub>6</sub> | S <sub>1</sub> ' | S <sub>2</sub> ' | S <sub>3</sub> ° | S4' | S <sub>5</sub> ' | S6' |
|-------------------------------------|----------------|-----------------------|----|----------------|----------------|----------------|------------------|------------------|------------------|-----|------------------|-----|
| V7=Vdc                              | 1              | 1                     | 1  | 1              | 1              | 1              | 0                | 0                | 0                | 0   | 0                | 0   |
| V <sub>6</sub> =5V <sub>dc</sub> /6 | 0              | 1                     | 1  | 1              | 1              | 0              | 1                | 0                | 0                | 0   | 0                | 0   |
| $V_5=4V_{dc}/6$                     | 0              | 0                     | 1  | 1              | 1              | 1              | 1                | 1                | 0                | 0   | 0                | 0   |
| $V_4 = V_{dc}/2$                    | 0              | 0                     | 0  | 1              | 1              | 1              | 1                | 1                | 1                | 0   | 0                | 0   |
| $V_3 = V_{dc}/3$                    | 0              | 0                     | 0  | 0              | 1              | 1              | 1                | 1                | 1                | 1   | 0                | 0   |
| V2= Vd0/6                           | 0              | 0                     | 0  | 0              | 0              | 1              | 1                | 1                | 1                | 1   | 1                | 0   |
| V1= 0                               | 0              | 0                     | 0  | 0              | 0              | 0              | 1                | 1                | 1                | 1   | 1                | 1   |



Figure.3 Staircase line voltage waveform of seven level DCMI

#### Hardware Implementation



Figure.4 Block Diagram of Hardware

To Capture and Compare the PWM modules aversion of the modulator suitable for the voltage control, accepts as: Inputs the voltage demand in dq stator coordinates (U & U,) and generates the online single-phase PWM digital waveforms, which drive the power stages. In the proposed solution, the modulator hardware is just an 8-bit microcontroller with minimum additional logic, which provides the interface with power stage. The microcontroller is a PIC16F877A microcontroller for specially designed for complex, real-time control applications. It shares a common, register-based architecture core that eliminates the accumulator bottleneck and enables fast context switching. Although the 16F877A microcontrollers are 8-bit architecture, all devices have bit, byte, word and 8-bit operations. The motion control family has peripherals that are optimized for single-phase AC induction motor control and power inverter applications. These devices have a unique peripheral, the capture and compare module (CCM), which greatly simplifies the control with 7- level PWM inverter gate driver circuit and external hardware used for generating single-phase pulse width modulation waveforms. The capture and compare carrier-overlapping PWM pulses with resolutions of 250 ns (with a 16 MHz oscillator). Once initialized, the CCM require The CCM changing PWM duty. features programmable Switching (or carrier) frequency up to 1 kHz, duty cycle and dead time. The dead time generator (included in the CCM peripheral) prevents the complementary outputs from being turned on at the same time, in order to avoid a short circuit in one leg of the power inverter. This peripheral also has all programmable high drive capability outputs for each phase. The outputs have programmable polarity, or may be forced high or low. Fig. 3 shows the CCM how to produces the PWM waveforms. The register determines the switching frequency. The CC-COUNTER register is an 8-bit counter which is clocked every state machine. When the counter is running, it continuously counts up and down between. When the counter equals the outputs are complemented, so, this register set the pulse width. Each time the CC-COUNTER register reaches the CCRELOAD value, an interrupt is generated (PI-Interrupt). This interrupt is used to CC-COMP register values (if needed)<sup>[2]</sup>.

- Capture is 16-bit, max. Resolution is 12.5 ns
- Compare is 16-bit, max. Resolution is 200 ns
- PWM max. Resolution is 10-bit

#### 40-Pin PDIP

|                     |    |          | _  | 1           |
|---------------------|----|----------|----|-------------|
| MCLR/VPP            | 1  | $\cup$   | 40 | RB7/PGD     |
| RA0/AN0 + +         | 2  |          | 39 | RB6/PGC     |
| RA1/AN1 -           | 3  |          | 38 | RB5         |
| RA2/AN2/VREF-/CVREF | 4  |          | 37 | RB4         |
| RA3/AN3/VREF+       | 5  |          | 36 | RB3/PGM     |
| RA4/TOCKI/C1OUT ++  | 6  |          | 35 | RB2         |
| RA5/AN4/SS/C2OUT ++ | 7  | A        | 34 |             |
| RE0/RD/AN5 + +      | 8  | 1        | 33 | RB0/INT     |
| RE1/WR/AN6 + +      | 9  | 8        | 32 | - VDD       |
| RE2/CS/AN7 -        | 10 | 4        | 31 | - Vss       |
| VDD                 | 11 | 87       | 30 | RD7/PSP7    |
| Vss —               | 12 | L.       | 29 | RD6/PSP6    |
| OSC1/CLKI           | 13 | ž        | 28 | RD5/PSP5    |
| OSC2/CLKO -         | 14 | S        | 27 | RD4/PSP4    |
| RC0/T1OSO/T1CKI     | 15 | <b>n</b> | 26 | RC7/RX/DT   |
| RC1/T1OSI/CCP2 ++   | 16 |          | 25 | RC6/TX/CK   |
| RC2/CCP1 +++        | 17 |          | 24 | RC5/SDO     |
| RC3/SCK/SCL +++     | 18 |          | 23 | RC4/SDI/SDA |
| RD0/PSP0            | 19 |          | 22 | RD3/PSP3    |
| RD1/PSP1 ++         | 20 |          | 21 | RD2/PSP2    |
|                     |    |          |    |             |

### Figure.5 Pin Diagram of Microcontroller (PIC16F77A)

#### Core features:-

- High-performance RISC CPU
- Only 35 single word instructions to learn.
- All single cycle instructions except for program branches which are two cycle.
- Operating speed: DC 20 MHz clock input DC 200 ns instruction cycle.
- Up to 8K x 14 words of Flash Program Memory, Up to 368 x 8 bytes of Data Memory (RAM)
- Up to 256 x 8 bytes of EEPROM data memory

## IJETST- Vol.||02||Issue||07||Pages 2967-2973||July||ISSN 2348-9480

- Interrupt capability (up to 14 internal/external
- Direct, indirect, and relative addressing modes.
- Power-on Reset (POR)
- Power-up Timer (PWRT) and Oscillator Start-up Timer (OST).
- Programmable code-protection.
- Power saving SLEEP mode.
- Selectable oscillator options.
- Low-power, high-speed CMOS EPROM/EEPROM technology.
- Fully static design.
- In-Circuit Serial Programming (ICSP) via two pins.
- Only single 5V source needed for programming capability..
- Processor read/write access to program memory.
- Wide operating voltage range: 2.5V to 5.5V.
- Commercial and Industrial temperature ranges.
- Low-power consumption

### **Experimental Results**

The performance of proposed control approaches validated with the help of scaled laboratory prototype shown in figure.6 that has system comments as given in table.3

| Sr No.             | Name of Component  | Specification      |  |  |  |
|--------------------|--------------------|--------------------|--|--|--|
| 1                  | Micro-controller   | PIC 16F877A        |  |  |  |
| 2                  | Diode              | IN4001             |  |  |  |
| 3 Filter Capacitor |                    | 1000µF/100V        |  |  |  |
| 4                  | Voltage Regulator  | IC LM7805 & LM7812 |  |  |  |
| 5                  | Supply Transformer | 230/12V            |  |  |  |
| 6 MOSFET           |                    | STP55NF06          |  |  |  |

Table.3 System Component and Specification

This section presents the experimental results of the asymmetric seven-level inverter employing SPWM a technique. PIC16F877A is used to generate trigger pulses for the semiconductor devices (MOSFET) used in the circuit.Which is an optically coupled gate that combines a Gas plight emitting diode.

Fig.7 shows the hard ware set-up of diode clamped 7-level inverter for three phase induction motor. Figure.6 shows the experimental setup circuit diagram of seven level diode clamped multilevel inverter and Figure7, shows the staircase sinusoidal line voltage output waveform of seven-level diode clamped multilevel inverter and check on CRO. The hardware and power components run in under operating temperature in normal and industrial environment. Different input voltages are applied to check the motor performance for suitable running with the help of solar power as input source in further uses. Fig.7 shows complete hardware model in below.



Figure.6 Seven level multilevel inverter Prototype Working Model

AC input (230V, 50Hz) is rectified using a diode rectifier (1N4001). It is filtered using a capacitor filter (1000 $\mu$ F).This filter voltage is applied to the microcontroller (PIC16F877A) and driver IC2110. Microcontroller to generate pluses and applied MOSFET & driver IC drive the MOSFET.MOSFET used for switching purpose .The output of the inverter is fed to the induction motor. Input pulses to the MOSFETs are generated to connected load. The line to line voltages are displayed on CRO, This shown in figure.7

**Figure.7** Staircase voltage waveform of seven level diode clamped multilevel inverter

### Conclusion

A SPWM technique, suitable for staircase voltage waveform is checked on a CRO. Three phase induction motor fed by an MOSFET 7-level SPWM inverter. The solution is based on a high performance 8- bit microcontroller with gate driver circuit and additional hardware. The implemented algorithm is very efficient, leaving enough time to implement. High switching frequencies can be achieved with fine resolutions within a large output frequency range.

### Reference

- D. Singh & K. B. Khanchandani, "Power Electronics", *The McGraw-Hill companies'* book, Electrical & Electronics Engineering Series, second e.dition
- K.Vinoth Kumar, Pravin Angel Michael ,Joseph P. John and Dr. S. Suresh kumar, "Simulation and comparison of SPWM and SVPWM control for three phase inverter", *ARPN journal of engineering and applied sciences*, vol.5,no.7,july 2010.
- D.Rathnakumar, J. LakshmanaPerumal and T. Srinivasan, "A new software implementation of space vector PWM", *Proceeding of IEEE southeast conference*, 2005, pp.131-136.
- Asian Research Publishing Network (ARPN), "ARPN Journal of Engineering and Applied Sciences ©2006-2010", vol. 5, no. 7, july 2010 ISSN 1819-6608
- B.Ismail, S.Taib MIEEE, A.R MohdSaad, M.Isa, C.M.Hadzer," Development of a Single Phase SPWM Microcontroller-Based

Inverter", First International Power and Energy CoferencePECon, November 28-29, 2006, Putrajaya, Malaysia

2015

- Keliang Zhou, Danwei Wang, "Relationship Between Space-Vector Modulationand Three-Phase Carrier-Based PWM: A Comprehensive Analysis", *IEEE transactions on industrial electronics*, vol. 49, no. 1, February 2002
- S. R. Bowes, "New sinusoidal pulse width modulated inverter," *Proc. Inst. Elect. Eng.*, vol. 122, pp. 1279–1285, 1975.
- J. A. Houldsworth and D. A. Grant, "The use of harmonic distortion to increase the output voltage of a three-phase PWM inverter," *IEEE Trans. Ind. Applicat.*, vol. 20, pp. 1224–1228, Sept./Oct. 1984.
- 9. H. W. v. d. Brocker, H. C. Skudenly, and G. Stanke, "Analysis and realization of a pulse width modulator based on the voltage space vectors," in *Conf. Rec. IEEE-IAS Annu. Meeting*, Denver, CO, 1986, pp. 244–251.
- D. W. Chung, J. S. Kim, and S. K. Sul, "Unified voltage modulation technique for real-time three-phase power conversion," *IEEE Trans. Ind. Applicat.*, vol. 34, pp. 374– 380, Mar./Apr. 1998.
- 11. Sandeep Kumar Singh, Harish Kumar, Kamal Singh, Amit Patel, "A survey and study of different types of PWM techniques used in induction motor drive,"*International Journal of Engineering Science & Advanced Technology*, vol.4, issue-1,018-122, ISSN:2250-3676
- H. Natchpong, Y. Kondo, and H. Akagi, "Five-level diode clamped PWM converters connected back-to-back for motor drives," *IEEE Trans.Ind. Appl.*, vol. 44, no. 4, pp. 1268–1276, Jul./Aug. 2008.
- T. S.Key and J. S. Lai, "IEEE and international harmonic standard impact on power electronic equipment design," in *Conf. Rec. IEE IECON*, Nov.2005, vol. 2, pp. 430– 436.
- 14. JBV Subrahmanyam, Shankar, "Application of SVPWM Technique to three level voltage

source inverter", *International journal of engineering and technology*, Volume1 No.1, October 2011.

- 15. K. VijayaBhaskar Reddy, "Certain investigations on VSI fed induction motor drives", *AU college of engineering (A)*, Andhra University.
- 16. M.D. Singh & K. B. Khanchandani, "Power Electronics", *The McGraw-Hill companies'* book, Electrical & Electronics Engineering Series, second edition
- 17. S. Khomfoi, L. M. Tolbert, "Multilevel Power Converters," Chapter 17, *Power Electronics Handbook*, 2nd Edition, Elsevier, ISBN 978-0-12-088479-7, pp. 451-482, 2007.
- J.Rodriguez, J.S.Lai, and F.Z.Peng, "Multilevel inverter: A survey of topologies, control, and applications," *IEEE Trans. Ind. Electron.*, vol. 49,no. 4, pp. 724–738, Aug. 2002.
- Newton and M. Sumner, "Novel technique for maintaining balanced internal DC link voltages in diode clamped five-level inverters," *Proc.Inst. Electr. Eng. (IEE) Power Appl.*, vol. 146, no. 3, pp. 341–349, 1999.
- 20. M.Kedareswari, "Reduction of THD in Diode Clamped Multilevel Inverter employing SPWM technique," International Journal of Scientific and Research Publications, Volume 3, Issue 6, June 2013 1 ISSN 2250-3153 .www.ijsrp.org.