

Open access Journal International Journal of Emerging Trends in Science and Technology

# Fast and Approximate Processing Unit for 2D Discrete Cosine System

Authors

Sunita Shandilya<sup>1</sup>, Karan Singh<sup>2</sup> <sup>1</sup>Deparment of Electronics and Telecommunication, CEC ,Bilaspur CSVTU, Bhilai, C.G., India Email: *sunitashandilya1990@gmail.com* <sup>2</sup>Deparment of Electronics and Telecommunication, CEC, Bilaspur, CSVTU, Bhilai, C.G., India Email: *Karanbains2002@yahoo.co.in* 

#### Abstract

The recent time witnesses a tremendous need for high performance digital signal Processing (DSP) systems for high end emerging applications like HD-TV, medical imaging, satellite communication, 3G mobile technologies etc. For all these applications, the sources of data are video signals. For transmission of video signals significant amount of bandwidth required. Since the captured video data contain huge amount of redundant data, there is an opportunity for video data compression keeping the picture quality intact. DCT is a well known technique used in video or image compression. DCT algorithms are computation intensive and involve large number of multiplication and addition operations. Therefore, with the increase in number of length of the DCT, the number of multiplication and addition operations also increase leading to larger chip area and performance degradation. The primary aspect of the 2-D DCT computation is to compute the DCT coefficients, where a large number of mathematical computations are required. This work is implemented on Matlab and hardware level by using of Verilog hardware language. Many researchers provided different architectures targeting area or speed or throughput with non scalable approach for computation.

#### **1. INTRODUCTION**

In classical lossy image compression techniques where transform coding is used, the transform is applied to non-overlapping sub-blocks of the image. This is in particular the case with the lossy modes of JPEG, where a 2D discrete cosine transform (DCT) is applied to non-overlapping 8 \* 8 sub-blocks. Yet it is standard practice to use windowed overlap-and-add transforms. windowed specifically the modified DCT (MDCT), in audio compression techniques. The reason for doing so is to mitigate undesirable edge effects, namely the contamination of frequency components caused by the resulting discontinuities at the boundaries of transform blocks.

While modern transform coding based image compression algorithms (such as JPEG2000) have eliminated this problem by applying wavelet transforms to entire images, one is still faced with the question: What if we were to do the same in image compression as is done in audio compression, replacing the standard DCT with a windowed MDCT?

MDCT is one of the core units in JPEG XR which consumes more time in compression unit. Apart from this the previous works are mainly focused on accurate analysis and efficient estimations of frequency of advance audio applications. There is no efficient and swift unit for MDCT in JPEG XR. The main theme of the work is to minimize the simulation time for a compressor unit using the bit depth of the image with a scalable coefficients with a varying cost of quality of Image. For optimal quantization we adapt and apply an algorithm, designed for JPEG, to MJPEG.

Imaging and video applications are one of the fastest growing sectors of the market today. Typical application areas include e.g. medical

imaging, HDTV, digital cameras, set-top boxes, and machine vision and security surveillance. As the evolution in these applications progresses, the demands for technology innovations tend to grow rapidly over the years. Driven by the consumer electronics market, new emerging standards along with increasing requirements on system performance imposes great challenges on today's imaging and video product development. To meet with the constantly improved system performance measured in. e.g., resolution, throughput, robustness, power consumption and digital convergence (where a wide range of terminal devices must process multimedia data streams including video, audio, GPS, cellular, etc.), ne design methodologies and hardware accelerator architectures are constantly called for in the hardware implementation of such systems with real-time p An image scaling is applied when variable size images are delivered to users from different multimedia sources such as mobile phone, digital camera, and Internet. When the resolution of the received image is low, the user needs to magnify the image and display it via the high resolution display devices. However, resizing the image would produce severe jagging and blurring in the HR image. For example, a video source with a  $640 \times 480$  video graphics array resolution may need to fit the 1920×1080 resolution of a high-definition multimedia interface, this is achieved my means of image scaling processor. It has become a significant trend to design a low-cost, high quality, and high performance image scalar by VLSI technique for multimedia electric products.

IMAGE scaling is widely used in many fields ranging from consumer electronics to medical imaging. It is indispensable when the resolution of an image generated by a source device is different from the screen resolution of a target display. For example, we have to enlarge images to fit HDTV or to scale them down to fit the mini-size portable LCD panel. The most simple and widely used scaling methods are the nearest neighbor and bilinear techniques. According to the required computations and memory space, we can divide the existing scaling methods into two classes: lower complexity and higher complexity scaling techniques. The complexity of the former is very low and comparable to conventional bilinear method.

#### 2. LITERATURE REVIEW

As the technology changing the use of compression is more and demanding still the efficient process of reducing the size. As we see DCT is the core computational block in image compression, where DCT is used to transform the data into frequency domain many researchers have provided different approach to reduce simulation time or memory efficiency or both at both software and hardware level. The below various researchers provide their approach,

- 1. Yuebing Jiang; Pattichis, M.,(2012),<sup>[9]</sup> In this paper, we studied the dynamically reconfigurable DCT architecture system that can be used to optimize performance objectives subject to real-time constraints on power, image quality, and bitrate. The proposed system is validated on the LIVE image database for maximum image quality, minimum power, minimum bitrate, and typical modes.
- 2. Jin Zeng; Au, O.C.; Wei Dai; Yue Kong; Luheng Jia; Wenjing Zhu,(2013),<sup>[1]</sup> In this paper, an overview of existing image and video compression standards is presented. As for image coding standards, JPEG and JPEG 2000 are introduced and the comparison is given to show that both standards have their own advantages and under certain enjoy popularity circumstances. In addition, a brief discussion about MPEG-1, MPEG-2, MPEG-4, H.261, H.263, H.264/MPEG-4 AVC and HEVC is included to provide a review of video coding standards and their key features and applications.
- 3. Strang, Gilbert,(1999),<sup>[4],</sup> The success of any transform in image coding depends on a combination of properties |mathematical, computational, and visual. The relation to

the human visual system is decided above all by experience. This article was devoted to the mathematical property of orthogonality (which helps the computations). There is no absolute restriction to second di\_erence matrices, or to these very simple boundary conditions.

- 4. Park, Jongsun, Soonkeon Kwon, and Kaushik Roy,(2002), <sup>[8]</sup>,In this paper present a DCT architecture based on computation sharing multiplier (CSHM), which specifically targets computation re-use in DCT matrix multiplication. it also propose a reconfigurable DCT architecture for low power. Using the CSHM algorithm, the DCT matrix multiplication can be significantly simplified to add and shift operations of alphabets multiplied by input x. The idea presented in this paper can assist design of DSP algorithms and their implementation for low power application.
- 5. Yuebing Jiang; Pattichis, M, (2012),<sup>[9],</sup> In this paper, represent a dynamically reconfigurable DCT architecture system that can be used to maximize image quality while meeting real-time constraints on bitrate and dynamic power. Optimal DCT architectures are computed off-line and implemented in real-time using dynamic partial reconfiguration.
- 6. Yuebing Jiang; Pattichis, M (2012), <sup>[10]</sup>In this paper, studied a dynamically reconfigurable DCT architecture system that can be used to optimize performance objectives subject to real-time constraints on power, image quality, and bitrate. The proposed system is validated on the LIVE image database for maximum image quality, minimum power, minimum bitrate, and typical modes.
- 7. Jongsun Park; Jung-Hwan Choi; Roy, K., (2010), <sup>[11]</sup>, In this work, propose a low power, reconfigurable DCT architecture to allow efficient tradeoff between image quality and computation energy. The DCT architecture uses the dynamic bit-width

adaptation, where operand bit-widths are changed according to image quality and/or power consumption requirements. Different tradeoff levels are specified and the proposed DCT architecture can be dynamically reconfigured from one tradeoff level to another.

- 8. Wei Zheng; Yanchang Liu,(2011), <sup>[12]</sup>, Application of binary DCT is presented in this paper, which is a fast DCT algorithm with lifting scheme. The complexity of binary DCT are reduced, comparing with existing algorithm as its multiplierless. Moreover, binary DCT is implemented based on public JPEG encoder and its performance achieve the same level as public JPEG standard. At last but not least, binary DCT can be implemented with 16-bit data bus, making it very suitable for low-lost, fast and low-power multimedia applications.
- 9. Karakonstantis, G.; Banerjee, N.; Roy K.(2010), <sup>[19]</sup> In this paper the DCT architecture that simultaneously satisfies low-energy requirements and tolerance to process variations while maintaining a reasonable PSNR for image compression. This is achieved by making the high-energy computational paths faster compared to their low-energy counterparts using both circuit and algorithm-level techniques, and making sure that maximal sharing of logic is achieved. the proposed architecture is that it predicts and tolerates any path delay failures in longer paths under process variations, thereby maintaining high image quality.

#### PROPOSED METHODOLOGY

The following is a general overview of the JPEG process. The proposed algorithm is as mentioned:

- 1) The input image can be read by using imread function and then broken into 8x8 block of matrixes.
- 2) The algorithm can be applied for gray scale by suitably using functions such as is gray

functions.

- DCT is applied to each block on its both the rows and columns. Strassen's matrix multiplication algorithm is applied on the DCT matrix multiplication calculation.
- Each block is compressed by quantization. Suitably the quantization matrix is selected. They are standard matrices used in JPEG.
- 5) The array of compression blocks that constitute the image is stored in a significantly reduced amount of space.
- 6) The image is reconstructed through decompression using Inverse DCT.

Original image



8x8 lena.jpg





28x128 lena.jpg

**Fig 3.1:-** lena images of different- different block size

#### 4. IMPLEMENTATION:

#### 4.1 Image analysis for Energy distribution:

Some of the standard images are taken to calculate the energy distribution (Frequency analysis). As per the energy distribution we can find the minimum number of pixel required to compute as per the human vision.

One important point in JPEG block is quantization. Quantization, included in picture handling, is a lossy pressure procedure accomplished by packing a scope of qualities to a solitary quantum esteem. At the point when the quantity of discrete images in a given stream is diminished, the stream turns out to be more compressible

A run of the mill JPEG codec meets expectations by breaking the photo into discrete hinders ( $8\times8$ pixels).These squares can then be subjected to discrete cosine change (DCT) to compute the recurrence segments, both on a level plane and vertically. The subsequent piece (the same size as the first square) is then premultiplied by the quantization scale code and partitioned component insightful by the quantization grid, and adjusting every resultant component. The quantization lattice is intended to give more determination to more distinguishable recurrence segments over less noticeable parts (typically lower frequencies over high frequencies) notwithstanding changing the same number of segments to 0, which can be encoded with most prominent effectiveness A common quantization matrix is:

| 16 | 11 | 10  | 16 | 24  | 40  | 51  | 61  |
|----|----|-----|----|-----|-----|-----|-----|
| 12 | 12 | 14  | 19 | 26  | 58  | 60  | 55  |
| 14 | 13 | 16  | 24 | 40  | 57  | 69  | 56  |
| 14 | 17 | 22  | 29 | 51  | 87  | 80  | 62  |
| 18 | 22 | 37  | 56 | 68  | 109 | 103 | 77  |
| 24 | 35 | 55. | 64 | 81  | 104 | 113 | 92  |
| 49 | 64 | 78  | 87 | 103 | 121 | 120 | 101 |
| 72 | 92 | 95  | 98 | 112 | 100 | 103 | 99  |

Dividing the DCT coefficient matrix element-wise with this quantization matrix, and rounding to integers results in:

| -26 | -3 | -6 | 2  | 2  | -1  | 0  | 0  |
|-----|----|----|----|----|-----|----|----|
| 0   | -3 | 4  | 1  | 1  | 0   | 0  | 0  |
| -3  | 1  | 5  | -1 | -1 | 00  | 41 | 11 |
| -4  | 1  | 2  | -1 | 0  | 0   | 0  | 0  |
| 1   | 0  | 0  | 0  | 0  | 0.0 | 0. | 0  |
| 0   | 0  | 0  | 0  | 0  | 0   | Ð  | 0  |
| 11  | 0  | 11 | 0  | U. | 00  | Ð  | 11 |
| 0   | 0  | 0  | 0  | 0  | 0   | 0  | σ  |

For example, using -415 (the DC coefficient) and rounding to the nearest integer

 $\operatorname{round}\begin{pmatrix} -415\\ 16 \end{pmatrix} = \operatorname{round}(-25.9375) = -26$ 

From above quantized matrix we see that most of the pixel values are near to zero or zero which does not have any energy having with it. So from the test image we see a graph as shown below where the most of energy lies in the first 20-25 pixel. So by selecting only the first energy pixel one can easily reduce the simulation time



**Fig 4.1.1**:- Energy distribution graph of 64 coefficient of image & it shows only 20-25 coefficient contain more information for generate original image

The graph suggest that most of the energy is surrounded in lower frequency corner specifically first 20 coefficient (in zig-zag manner) contains more than 85+% of energy. Based on energy

distribution of image after 2D DCT which demonstrates that few low frequency components (top corner shown in Fig) are capable of representing the entire image, with minute quality degradation. This can be helpful in realization of approximate architecture. Instead of computing complete 8x8 block, the proposed architecture computes only first 20-25 coefficients generated (5x5 matrix's) using matrix multiplication rule and significant computations. As an outcome of matrix multiplication, fewer coefficients are required to process from input end.

Our contributions are as follows:

• Based on Energy Distribution for 2D-DCT, 20-25 coefficient DCT structure is realized.



**Fig 4.1.2:-**The above figure shows the standard Lena image extracted at every pixel value.



**Fig 4.1..3:-** The above figure shows the coefficient-wise distribution of PSNR responsible for Image quality assessment.

Minimum PSNR regarded for good viewing is 25 db. The graph becomes constant after 20 coefficients and further improvement is unnoticeable.

In similar way we extracted all the analysis of images for every parameter.

# 4.2 Error resilient DCT Implementation for Hardware approach.



**Fig 4.2.1:-** figure shows convolution of 8\*8 1D-DCT & memory, output is non zero values.

Design strategy for 20 coefficient design structure: on the basis of Matrix Multiplication, shown figure. This has evolved as the reverse engineering Approach going backward to cross two 1D-DCT to make it designed for 20 coefficient generation.

#### 4.2.1 Advantages of the Design

- 1. Reduction in Complexity:- By this Some coefficient (like lower 3 value) are not necessary to contribute to the design hence they are avoided to compute and in return hardware complexity is reduced.
- 2. Total Computation Time Reduction (analytical approach)

#### 4.3 Our approach:-

1st DCT= 5x8 in dimension Reduction in coefficient as 64-40 = 242nd DCT = 5x4Reduction in coefficient as 64-20 = 44There is a saving in time.

| - 9 | ÷       |         |     | 10.00 |       |
|-----|---------|---------|-----|-------|-------|
| - 5 | ्रसाध्य | REPORT. | < C | Элпа  | 34205 |
|     |         |         |     |       |       |

| Tunny.       | 20 coef. size | Origital size: | Compression W |
|--------------|---------------|----------------|---------------|
| lena:        | 126kb         | 15thb          | 10.55         |
| barbara      | 145kb         | 18264          | 20.32         |
| hónt         | 136kb         | 17.脉杆          | 21.83         |
| comple       | 133465        | 190kh          | 29.47         |
| hill         | 13385         | 206kh          | 35.43         |
| III an       | 14085         | -203kh         | 31.70         |
| flinstones.  | 168kb         | 171kb          | 1.75          |
| fingerprint. | 180kb         | 181kb          | 0.55          |

Data Compression>

|               | Size obtained from First 20 coefficient image . | -      |
|---------------|-------------------------------------------------|--------|
| Compression = | (1)                                             | * 1003 |

**Table 4.3.1:-** shows the percentages ofcompression is increased in different images withtaking only 20 coefficient.

#### 4.4. FPGA implementation

• For the implementation in FPGA, the algorithm is coded in the verilog Xilinx vertex 4



Hardware RTL Block

**Fig 4.4.1:-**figure shows the block diagram of FPGA hardware Implementation.

The input is processed first by 1D-DCT and the negative terms are detected & stored in memory and again for 2nd Dimension DCT, the memory is fetched processed with signed of input to the block and again stored in memory.

#### 4.3.1 Stassen's matrix multiplication algorithm:

The standard method of matrix multiplication of two  $n \times n$  matrices takes O(n3) operations. Stassen's algorithm is a Divide-and-Conquer algorithm that is asymptotically faster. The usual multiplication of two  $2 \times 2$  matrices takes 8 multiplications and 4 additions. Strassen's shows how two  $2 \times 2$  matrices can be multiplied using only 7 multiplications and 18 additions. If we Imagine that A and B are each partitioned into four square Strassen showed that  $2x^2$ matrix multiplication can be accomplished in 7 multiplication and 18 additions or subtractions.  $(2\log 27 = 22.807)$ 

#### Stassen's algorithm

C =

• Partition A, B and and C into 4 equal parts:

| C       |   | C       |
|---------|---|---------|
| C11 C12 | A | A11 A12 |
| C21 C22 |   | A21 A22 |

• Evaluate the intermediate matrices

 $\begin{array}{l} M1 = (A11 + A22) \ (B11 + B22) \\ M2 = (A21 + A22) \ B11 \\ M3 = A11 \ (B12 - B22) \\ M4 = A22 \ (B21 - B11) \\ M5 = (A11 + A12) \ B22 \\ M6 = (A21 - A11) \ (B11 + B12) \\ M7 = (A12 - A22) \ (B21 + B22) \end{array}$ 

• Construct C using the intermediate Matrices:

| C11 = M1 + M4 - M5 + M7 |
|-------------------------|
| C12 = M3 - M5           |
| C21 = M2 + M1           |
| C22 = M1 - M2 + M3 + M6 |

Description of Algorithm:

• Partition A and B into quarter matrices as described above.

- Compute the intermediate matrices:
  - If the sizes of the matrices are greater than a threshold value, multiply the Recursively using Stassen's algorithm.
- Else use the traditional matrix multiplication algorithm.
- Construct C using the intermediate matrices.

#### 5. **RESULT & ANALYSIS**

#### **5.1. Performance Evaluation Parameters**

Various parameters are used to evaluate the proposed algorithm at both levels. The various parameters are

- 1. PSNR (Peak signal-to-noise ratio)
- 2. SSIM (structural-similarity-based image quality assessment)
- 3. FSIM (Feature Similarity Index for Image Quality Assessment)
- 4. Gradient Magnitude Similarity deviation (GMSD)
- 5. Riesz-transform based Feature Similarity metric (RFSIM)

#### 5.2. Results of Image analysis:

**1.** Absolute difference



**Fig 5.2.1**:- figure shows graph of absolute difference vs Coefficient

In this graph we shows that the if we generate the original image by taking the coefficient of 1,6,11,16,21,26....etc. then original image are absolutely differed on following terms which shown in graph. Now we can see that absolute difference is reached to approximate zero with taking only coefficient of 21-26.

#### 2. Correlation



**Fig 5.2.2:-** figure shows graph of correlation vs coefficient

In this graph we shows that the correlation between original image and generated image is very less and it's reached to label 1 for only 19-25 coefficient.

3. FSIM (Feature Similarity Index for Image Quality Assessment):- The analysis of FSIM is of two stages, in the first stage, the local similarity map is processed and computed, and then in the next stage, it pools the similarity mapped to compute into a single similarity score. The separation of the feature similarity measurement between f1(x) and f2(x) into two components, each for PC or GM is same. Initially the similarity measure for PC1(x) and PC2(x).



**Fig 5.2.3**- figure shows the graph of Feature SIM vs Coefficient

In this graph we shows that the feature SIM evaluation parameter are obtained 1 and above in the coefficient of 11-21.then we can say that only 20-25 coefficient can provide good FSIM parameter value.

4. GMSD (Gradient Magnitude Similarity Deviation) :- For digital images, the gradient magnitude is defined as the root mean square of image directional gradients along two orthogonal directions. The gradient is usually processed and computed by multiplying an image with a linear filter such as the classic Roberts, Sobel, Scharr and Prewitt filters and some task-specific ones. For simplicity of computation and to introduce a modicum of noise-insensitivity, we utilize the Prewitt filter to calculate the gradient because it is the simplest one among the  $3 \times 3$  template gradient filters. Other filters such as Sobel and Scharr lead to similar IQA results.



**Fig 5.2.4:-** figure shows the graph of GMSD vs Coefficient.

Gradient magnitude similarity deviation is low for good quality images. Graph shows the GMSD Evaluation parameter vs coefficient of images. In the coefficient between 19-21 GMSD Parameter is reached to level zero. That means only coefficient

#### 20-23

5. PSNR (Peak signal-to-noise ratio):- PSNR, is a designing term for the proportion between the most extreme conceivable force of a sign and the force of aggravated commotion that influences the precision of its representation. Since numerous signs have a wide element range, PSNR is normally communicated regarding the logarithmic decibel scale. PSNR is most normally used to gauge the nature of remaking of lossy pressure units (e.g., for picture pressure)



**Fig 5.2.5:-** figure shows graph of PSNR vs Coefficient

For Good quality images have PSNR value is high. Graph shows that the PSNR value is 35-37 in coefficient between 17-27.and its not increases rapidly for increasing the coefficient value. So for we can take only 20-25 coefficient for regeneration of compressed image.

6. RFSIM (Riesz-transform based Feature Similarity metric):- As per some analysis the human vision perceives an image mainly according to low level features. Based on this fact the RFSIM is proposed. The 1st order and 2nd order of these transform coefficients of the image taken as image features while a feature mask is defined as edge locations. The similarity index between the reference and distorted images is measured by comparing the two feature maps at key locations marked by the feature mask.





In graph shows that RFSIM value is reached to the label of 0.8-0.9 in only image coefficient of between 17-29. After that coefficient, RFSIM value is constant in 0.9 for increasing the coefficient. so we can say that RFSIM value are approximately good for coefficient of 21-25.

7. SSIM (Structural-similarity-based image quality assessment):-

Regular picture signs are exceedingly organized: their pixels display solid conditions, particularly when they are spatially proximate, and these conditions convey imperative data about the structure of the items in the visual scene. The Minkowski slip metric is taking into account point shrewd sign contrasts, which are free of the basic sign structure. Albeit most quality measures in view of lapse affectability disintegrate picture signs utilizing straight changes, these don't evacuate the solid conditions, as examined in the past area. The inspiration of our new approach is to locate a more straightforward approach to look at the structures of the reference and the bended signs.



**Fig 5.2.7**:- figure shows graph of SSIM vs Coefficient

In this graph we shows that the feature SSIM

evaluation parameter are obtaion 1 and above in the coefficient of 11-21.then we can say that only 20-25 coefficient can provide good SSIM parameter value.

**5.3 Comparative Analysis:** This graph shows comparative analysis of all the evaluating parameter. So we can conclude that all the approximate value of parameter can be obtain in coefficient of 20- 25.



Fig 5.3.1:-comparative analysis of all parameters

# **5.4 Proposed Error resilient Approach Analysis at Algorithm level:**



**Fig 5.4.1:-** Comparison of correlation between different images in different Approach.



**Fig 5.4.2:-** Comparison of Absolute Difference for different images in different Approach.



**Fig 5.4.3:-** Comparison of GMSD parameter for different images in different Approach



**Fig 5.4.4:-** Comparison of FSIM parameter between different images in different Approach



Fig 5.4.5:- Comparison of SSIM parameter for different images in different Approach



**Fig 5.4.6**:-Comparison of PSNR for different image in different Approach

All the graph of section 5.4 shows the comparative analysis in the hardware level for different evaluating parameter with applying different approach. Some of the parameter are greater to the previous approach & some is approximately less. We also discuss about the human eye is not sensitive to 5-10% vision, then approximation can be used where not accuracy is required. In our approach reducing the power consumption & also complexity of circuit. So the cost of this technic is less compare to other.

#### 5.5 FPGA Analysis



Sunita Shandilya, Karan Singh

**Fig 5.5.1:-** figure shows the execution timing difference between multiplier DCT,PVRVS-DCT & proposed ML DCT

Now a day time is more important for all the device. If any device taking less time for the work perform than its demand is increased. Graph shows that by applying our approach then execution time per frame is less then to previous approach. Now we can say that in one frame reduced time is 31-17 = 14(us), then only one frame can reduce 45.16% time consumption . so for many frame the time consumption is also more reduced.



**Fig 5.5.2:-** figure shows the path delay, logic block & IOB different between multiplier DCT, PVRVS-DCT & proposed ML-DCT.



**Fig 5.5.3:-** figure shows the logic block is required for different approaches

Power requirement is one of the most important features for all the device.

And also more compatible device demand is more. in figure we can see that by applying our approach then requirement of logic block is less.

by mathematical analysis, previous approach (multiplier DCT) = 9386 Logic block and proposed ML-DCT = 6544 then 30.27% of logic block is reduced. If lessblock is needed then complexity can be reduced for reduction in circuit. and also power requirement is reduced. In one gate 6 transistor is needed and one block more gate are used.



**Fig 5.5.4:-** figure shows the input output is required for different approaches

### 6. CONCLUSION

The Studied DCT architecture is modified with respect to concept of error resiliency to achieve the speed, power, area & accuracy trade-off. A new design for error resiliency is proposed based on the analysis of standard image use in the digital image processing. On the basis of different quality parameter like PSNR, SSIM, etc. The architecture evolved as 20- 25 coefficient DCT architecture which is justified by implementation on algorithm in matlab and hardware level in xilinx.

The proposed architecture is implemented on Virtex-6, FPGA platform using Xilinx 14.5 and shows reduction in processing time by 20%.

#### REFERENCES

- Jin Zeng; Au, O.C.; Wei Dai; Yue Kong; Luheng Jia; Wenjing Zhu, "A tutorial on image/video coding standards," Signal and Information Processing Association Annual Summit and Conference (APSIPA), 2013 Asia-Pacific , vol., no., pp.1,7, Oct. 29 2013-Nov. 1 2013
- K. Lee, M. Kim, N. Dutt, and N. Venkatasubramanian. Error exploiting video encoder to extend energy/QoS tradeoffs for mobile embedded systems. In IFIP Working Conference on Distributed and Parallel Embedded Systems, Sep 2008
- 3. http://www.cdnconnect.com/image-optimi zation-compression-reducing-file-sizes
- Strang, Gilbert. "The discrete cosine transform." SIAM review 41.1 (1999): 135-147.
- Chitprasert, B., and K. R. Rao. "Discrete cosine transform filtering." Acoustics, Speech, and Signal Processing, 1990. ICASSP-90., 1990 International Conference on. IEEE, 1990.

2015

- 6. Haweel, Tarek I. "A new square wave transform based on the DCT." Signal processing 81.11 (2001): 2309-2319.
- Kaliannan, Bhuvanan, and Vijaya Sankara Rao Pasupureddi. "Implementation of a Charge Redistribution Based 2-D DCT Architecture for Wireless Capsule Endoscopy." VLSI Design and 2013 12th International Conference on Embedded Systems (VLSID), 2013 26th International Conference on. IEEE, 2013.
- Park, Jongsun, Soonkeon Kwon, and Kaushik Roy. "Low power reconfigurable DCT design based on sharing multiplication." Acoustics, Speech, and Signal Processing (ICASSP), 2002 IEEE International Conference on. Vol. 3. IEEE, 2002.
- 9. Yuebing "A Jiang; Pattichis, М., dynamically reconfigurable DCT architecture for maximum image quality subject to dynamic power and bitrate constraints," Image Analysis and 2012 Interpretation (SSIAI), IEEE Southwest Symposium on , vol., no., pp.189,192, 22-24 April 2012
- Yuebing Jiang; Pattichis, M., "Dynamically recon\_gurable DCT architectures based on bitrate, power, and image quality considerations," Image Processing (ICIP), 2012 19th IEEE International Conference on ,Sept. 30 2012-Oct. 3 2012
- 11. Jongsun Park; Jung-Hwan Choi; Roy, K.,
  "Dynamic Bit-Width Adaptation in DCT: An Approach to Trade O\_ Image Quality and Computation Energy,"Very Large Scale Integration (VLSI) Systems, IEEE Transactions on , May 2010
- 12. Wei Zheng; Yanchang Liu, "Research in a fast DCT algorithm based on JPEG," Consumer Electronics, Communications and Networks (CECNet), 2011 International Conference on , 16-18 April 2011
- 13. Emre, Y.; Chakrabarti, C., "Data-path and memory error compensation technique for

low power JPEG implementation," Acoustics, Speech and Signal Processing (ICASSP), 2011 IEEE International Conference on , 22-27 May 2011

- 14. Whatmough, P.N.; Das, S.; Bull, D.M.; Darwazeh, I., "Circuit-Level Timing Error Tolerance for Low-Power DSP Filters and Transforms," Very Large Scale Integration (VLSI) Systems, IEEE Transactions on , June 2013
- 15. Gupta, V.; Mohapatra, D.; Raghunathan,
  A.; Roy, K., "Low-Power Digital Signal Processing Using Approximate Adders," Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on, Jan. 2013
- 16. De Silva, A.M.; Bailey, D.G.; Punchihewa, A., "Exploring the implementation of JPEG compression on FPGA," Signal Processing and Communication Systems (ICSPCS), 2012 6th International Conference on , 12-14 Dec. 2012
- 17. Kitsos, Paris; Voros, Nikolaos S.; Dagiuklas, Tasos; Skodras, Athanassios N., "A high speed FPGA implementation of the 2D DCT for Ultra High Definition video coding," Digital Signal Processing (DSP), 2013 18th International Conference on , 1-3 July 2013
- Emre, Y.; Chakrabarti, C., "Energy and Quality-Aware Multimedia Signal Processing," Multimedia, IEEE Transactions on , Nov. 2013
- 19. Karakonstantis,G.; Banerjee, N.; Roy K.,"Process-Variation Resilient and Voltage-Scalable DCT Architecture for Robust Low-Power Computing," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2010.
- 20. Zhou Wang; Bovik, A.C.; Sheikh, H.R.; E.P., Simoncelli. "Image quality assessment: from visibility to error structural similarity," Image Processing, IEEE Transactions on, vol.13, April pp.600,612, no.4, 2004 doi:10.1109/TIP.2003.819861

- 21. Lin Zhang; Zhang, D.; Xuanqin Mou, "RFSIM: A feature based image quality assessment metric using Riesz transforms," Image Processing (ICIP), 2010 17th IEEE International Conference on , vol., no., pp.321,324, 26-29 Sept.2010
- 22. Lin Zhang; Zhang, D.; Xuanqin Mou; Zhang, D., "FSIM: A Feature Similarity Index for Image Quality Assessment,"

Image Processing, IEEE Transactions on , vol.20, no.8, pp.2378,2386, Aug. 2011

- 23. Xue, W.; Zhang, L.; Mou, X.; Bovik, A., "Gradient Magnitude Similarity Deviation: A Highly E\_cient Perceptual Image Quality Index," Image Processing, IEEE Transactions on, vol.PP, no.99, pp.1,1
- 24. http://www.mathworks.in/