

# Open access Journal International journal of Emerging Trends in Science and Technology Design and Implementation of 4-bit Pipeline ADC using 0.09µm CMOS Technology

Authors Mr.Vishwanath Lakkannavar<sup>1</sup>, Mr. Kalmeshwar N.Hosur<sup>2</sup>

> <sup>1</sup>Departmentof E&CE SDMCET, Dharawd-02 Karnataka, INDIA Email: *lakkannavar18@gmail.com*

<sup>2</sup>Assistant Professor (SG) Department of E&CE SDMCET, Dharwad-02, Karnataka, INDIA Email: *Kalmeshwar.hosur@gmail.com* 

## Abstract

This paper focuses on design and implementation of 1.1V, 4-bit Pipeline Analog to Digital Converter [ADC]. The ADC consists of sample and hold, latched comparator and summing circuit and amplifier of gain 2. The ADC has been designed and simulated in standard gpdk90nm CMOS technology library using Cadence tool.

Keywords: ADC, CMOS, gpdk90nm.

# 1. Introduction

An Analog-to-Digital converter is a device, which translates an analog voltage signal into a corresponding digital number. Whenever we relate to the real world most of the signals are analog in nature. But some applications such as digital signal processing requires signals to be digital. In such situations it becomes necessary to get analog to digital conversion using an ADC. Analog-todigital converter is a fundamental block in mixedsignal VLSI circuits [1]. ADC is the key components in communication and video system. With development of these electronics system, high resolution and high-speed ADCs are becoming more and more important. High-speed low-power Analog-to-Digital converters (ADCs) are the critical building blocks for modern communication and signal processing systems. They are the interface between the analog and

digital signal processing. Since the mid-1970s, ADCs have been widely designed using integrating, successive approximation, flash, and delta-sigma techniques. More recently, there has appeared a new class of ADC with an architecture known as pipeline, which offered an attractive combination of high speed, high resolution, low power dissipation and small die size [2]. The pipeline ADC, therefore, became the optimum solution for present low power applications, such as а wireless communication system. A continued search for circuit architectures and techniques enabling ADCs to obtain higher speed and resolution with smaller chip area and lower power dissipation, therefore, is necessary. Pipeline analog-to-digital converters represent the majority of the ADC market for medium- to highresolution ADC.

# 2. Block Diagram of Pipeline ADC



Figure 1: N-bit Pipeline ADC architecture

Fig.1 shows a typical pipeline ADC is an N-step converter, with 1 bit being converted per stage. The pipeline ADC consists of N stages connected in series .Each stage contains a 1-bit ADC (a comparator), a sample-and-hold, a summing circuit, and amplifier of gain 2. Each stage of the converter performs the following operation:

1. After the input signal has been sampled, compare it to  $V_{ref}/2$ . The output of each comparator is the bit conversion for that stage.

2. If  $V_{in} > V_{ref}/2$  (comparator output is 1),  $V_{ref}/2$  is subtracted from the held signal and pass the result to the amplifier. If  $V_{in} < V_{ref}/2$  (comparator output is 0), then pass the original input signal to the amplifier. The output of each stage in the converter is referred to as the residue.

3. Multiply the result of residue by 2 and pass the result to the next stage.

1. Sample and Hold: The function of the S/H circuit is to sample an analog input signal and hold this value over a certain length of time for subsequent processing. The simplest S/H circuit in CMOS technology is shown in Fig 2. Where  $V_{in}$  is the input signal, M1 is an MOS transistor operating as the sampling switch, Ch is the hold capacitor, clk is the clock signal, and Vout is the resulting sample-and-hold output signal.

2. Latched Comparator: The comparator is the most important component in the ADC architecture. When the input signal voltage is less than the reference voltage, the comparator output is at logic '0'.when the input signal voltage is higher than the reference voltage, the comparator output is at logic '1'.

3. Amplifier of gain 2: Amplifiers have the ability to increase the magnitude of an input signal, it is useful to be able to rate an amplifier's amplifying ability in terms of an output/input ratio. The technical term for an amplifier's output/input magnitude ratio is gain. As a ratio of equal units (power out / power in, voltage out / voltage in, or current out / current in), gain is naturally a unitless measurement [9].

#### 3. Design and Simulation

The design analysis of Pipeline ADC is done in terms of schematic simulation.

#### 1. Sample and Hold



Figure 2: Sample and HoldFig. 2 shows Sample and Hold circuit that samples the voltage of a continuously varying analog signal and holds its value at a constant level for a specified minimal period of time  $0.025 \,\mu$ s. The sample time is  $0.05 \,\mu$ sec, amplitude is 100mV to -100mV, total time period for one cycle is  $0.325 \,\mu$ sec & frequency is 3.076 MHz. Sample and Hold circuit consists of each nmos & pmos of width 120 $\eta$ m and length 100 $\eta$ m, 10pico farad capacitor and 1input NOT gate.



Figure 3: Transient response for Sample and Hold

#### 2. Latched Comparator



Figure 4: Latched Comparator

The input stage differential amplifier the gain of this stage is rather low (because of the diode connected PMOS load M3-M4)); the low node impedance ensures high speed (high bandwidth) operation. The fully differential output ensures rejection of the common mode component of the input signal. The current mirrors (M6-M7) acting on the fully differential output of the first stage, can be used to impart a current gain (by choosing a suitable W/L ratio). The diode connected NMOS pair M8-M9, acts as low impedance load for this stage. The other NMOS pair (M10-M11) with cross connected gates act as normal logic inverters forming a latch – the decision circuit.

The inverters pair forming the latch need to have a voltage gain larger than unity. Considering the fact that the diode connected MOS (M8-M9) act as the load on these inverters, the sizing of M10-M11 should be such as to ensure the inverter gain to be larger than unity. The output of the latch may require shaping, to be compatible with logic circuits. This is usually done with the help of an amplifier. In the present case a single ended differential amplifier is used for this purpose. However, since the input excursion to this differential amplifier is limited, the latch output may require a level shifter to meet this requirement. The diode connected MOS M12 acts as a level shifter DC bias. Note that the net current flowing through M12 is a constant (independent of signal conditions).

In the event the comparator needs to drive a heavy load, the single ended differential amplifier output may be fed to a buffer stage (cascaded pair of inverters). The comparator is the most important component in the ADC architecture. Its role is to convert an input voltage  $(V_{in})$  into logic `1' or `0' by comparing a reference voltage (Vref) with the  $V_{in}$ . If  $V_{in}$  is greater than Vref, the output of the comparator is `1', otherwise `0'. [9]



**Figure 5**: Transient response of Comparator Fig.5 when the input signal voltage is less than the reference voltage, the comparator output is at logic '0'.When the input signal voltage is higher than the reference voltage; the comparator output is at logic '1'.

4. Amplifier of gain 2



Figure 6: Amplifier of gain 2

A typical CMOS differential amplifier stage is shown in Fig 6. Differential amplifiers are often desired as the first stage with high gain and second stage which provide maximum swing. The first stage generally a differential stage but the second stage is typically design as a simple common source stage so it allows maximum output swing.

In this circuit, feedback resistor  $R_f(R_1)$  is of  $10k\Omega$ ,  $R_0$  is of  $10k\Omega$  and  $R_2$  is of  $1k\Omega$ . Therefore,  $V_0=V_{in}(1+(R_f/R_0))$ , since the voltage gain is positive, hence the output signal is noninverted w.r.t the input signal. Here, the closed loop gain is  $A_f=(1+(R_f/R_0))$ . This means the gain of the non-inverting amplifier can be changed by changing values of  $R_f \& R_0$ .



Figure 7: Transient response for Amplifier of gain 2

For example,  $V_{in}$ =0.3V,  $V_{ref}$ /2=0.5V, here  $V_{in} < V_{ref}$ /2 so the held signal directly pass to the gain amplifier circuit and its multiply by 2 i.e., the output value will be Vout = 0.6V. If  $V_{in}$  = 0.7V,  $V_{ref}$ /2=0.5V, here  $V_{in} > V_{ref}$ /2 so the held signal will get subtract with  $V_{ref}$ /2 value i.e., the value will be 0.4V & it gets multiply by 2 i.e., the output value will be  $V_{out}$ =0.8V.

## 5. Experimental Results



**Figure 8**: 4-bit Pipeline ADC schematic design The schematic of 4 bit Pipeline ADC is designed on Cadence tool having gpdk 90 $\eta$ m as a technology library which is as shown in the Fig 8.Here V<sub>dc</sub>=1.1V supply is used



Figure 9: Transient response for  $V_{in} = 0.3V$ ,  $V_{ref}=0.5V$ , digital output will be 0100



Figure 10: Transient response for  $V_{in} = 0.8V$ ,  $V_{ref}=0.5V$ , digital output will be 1100



| <b>"igure 11</b> : Layout design of 4-bit pipeline ADC |                 |    |           |   |          |  |
|--------------------------------------------------------|-----------------|----|-----------|---|----------|--|
| Calculated                                             | Area            | is | 675.115ηm | Х | 317.29ηm |  |
| 214207.2384                                            | $4(\eta m)^{2}$ |    |           |   |          |  |

TABLE I: Summary

| Technology              | 90ηm gpdk                           |
|-------------------------|-------------------------------------|
| Analog voltage, Vin     | 1.1v                                |
| Reference voltage, Vref | 0.5v                                |
| Vdd                     | 1.1v                                |
| comparators             | 4                                   |
| Input Range (Dynamic ra | $20*\log(2^{n}-1) = 20*\log(2^{4})$ |
|                         | $23.52 \approx 24 \mathrm{dB}$      |
| Resolution              | 4-bits                              |
| SNR                     | 6.02n+1.76dB = 6.02*4+              |
|                         | = 25.84dB                           |
| Power Dissipation       | 0.295m watt                         |
| Delay                   | 451.9η sec                          |
| Speed                   | 2.2M Samples/S                      |

# 6. Conclusions

The schematic and layout of sample and hold circuit, latched based comparator, amplifier gain by 2 is designed and integrated. The integrated pipeline ADC is operated at 4-bit precision with analog input voltage of 0 to 1.1V, supply voltage 1.1V, Resolution 4bits, SNR 25.84dB, consumes

# IJETST- Volume||01||Issue||03||Pages 388-392||May||ISSN 2348-9480

0.295m watt power, speed is 2.2M Samples/S and layout Area is 675.115 $\eta$ m x 317.29 $\eta$ m = 214207.2384( $\eta$ m)<sup>2</sup>. The ADC is designed and implemented in standard gpdk90nm CMOS technology of version–IC 6.1.5 (Higher Version) using Cadence virtuoso tool.

# References

- P.E. Allen and D.R Holberg," CMOS Analog Circuit Design", Secon Edition, Oxford University Press, 2002.
- [2] Stephen H. Lewis and Paul. Gray, "A Pipelined 5-Msample/s 9-bit Analog-to-Digital Converter", IEEE J. Solid-State Circuits, vol. 22, issue.12,pp. 954-961, Dec. 1987
- [3] R. van de Plassey, "CMOS Analog-to-Digital and Digital-to-Analog Converters," Springer, Delhi, 2005
- [4] A. M. Abo and P. R. Gray, "A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter,"IEEE J. Solid-State Circuits, vol. 34, no. 5, pp.599–606, May 1999.
- [5] A. M. Abo and P. R. Gray, "A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter," IEEE J. Solid-State Circuits, vol. 34, no. 5, pp. 599–606, May 1999.
- [6] Phillip E. Allen and Douglas R. Holberg, CMOS Analog Circuit Design,Second Edition, Oxford University Press, (2003).
- [7] J. M. Rabaey, A. Chandrakasan, and B. Nikolic', "Digital Integrated Circuits",2nd Edition, 2003
- [8] Razavi, Behzad; Principles of Data Conversion System Design; IEEE Press.
- [9] Baker, R. Jacob, Li, Harry W., Boyce, David E., CMOS Circuit Design, Layout, and Simulation, 1st on edition (IEEE Press Series on Microelectronic Systems).
- [10] Van De Plassche, Rudy; Integrated Analog-to-Digital and Digital-to-Analog Converters; Kluwer Academic Publishers, 1994.
- [11]J. Yoo, "A TIQ Based CMOS Flash A/D Converter for System-on-Chip Applications", PhD Thesis, the Pennsylvania State University, May 2003.

- [12]L. Dai, R. Harjani, "CMOS Switched-Op-Amp-Based Sample-and-Hold CircuitIEEE Journal of Solid-State Circuits, vol. 35, no. 1, pp. 109-113, January 2000.
- [13]IEEE, "Std 1241-2000 IEEE Standard for Terminology and Test Methods for Analog-to-Digital Converters," 2009.
- [14]Chang-Hyuk Cho, "A POWER OPTIMIZED PIPELINED ANALOG-TO-DIGITAL CONVERTER DESIGN IN SUB-MICRON CMOS TECHNOLOGY" A Thesis Presented, Dec 2005.
- [15]http://www.cadence.com/company/university/ na.html

## **Author Profile**



**Vishwanath Lakkannavar** received B.E degree in Electronics and Communication Engineering from SDMCET in 2012 and pursuing final year M.Tech degree in Digital Electronics in SDMCET respectively.



Kalmeshwar N. Hosur working as Assistant Professor ,department of Electronics and Communication Engineering in SDMCET, Dharwad since from 14 years. He received B.E and M. Tech degree, now pursuing Ph.D. He's area of expertise is VLSI DESIGN & EMBEDED SYSTEM respectively.